## Lecture Outline

### Reminders to self:

- ☐ Turn on lecture recording to Cloud
- ☐ Turn on Zoom microphone
- Last Lecture
  - Continued analysis & design of clocked sequential circuits
    - Finished the larger (8 state) design example (Mustang turn signals)
    - Five-variable K-Maps
- Today's Lecture
  - Continue analysis & design of clocked sequential circuits
    - A larger Mealy design example
    - Start another Mealy design example



## Handouts and Announcements

## Announcements

- Homework Problems: Homework 13-3
  - Posted on Carmen this morning
  - Due: 11:59pm Tuesday 4/4
- Homework Reminder
  - HW 13-1 now past due
  - HW 13-2 Due: 11:59pm Thursday 3/30
- Read for Friday: 473-479
- Participation Quiz 12 available 12:25pm today
  - Due 12:25pm tomorrow
  - Available additional 24hr with late penalty

## Moore or Mealy

- After class on Monday a student asked about choosing Moore or Mealy for implementing a design
- Reminder from several lectures ago:
- Finite State Machines
  - Special purpose hardware used to implement simple algorithms
  - Two most prevalent approaches: Mealy & Moore
    - Both define specific states
    - Use "inputs" to determine state changes
  - Mealy:
    - Output depends on both the present state and the inputs
    - If inputs have a "glitch," Mealy Machine output may change 😕
  - Moore:
    - Output depends only on present state
    - Usually has more states (See my comment in solution of HW 13-2)
    - Stable outputs between clock transitions ©



- Sequence Detector Description:
  - Circuit that
    - Examines a serial string of 0's and 1's applied to the *X* input
    - Generates an output Z = 1 when either of two prescribed input sequences occur
  - Input *X* synchronized with clock pulses
  - For this example, the prescribed input sequences are 110 or 1010
  - Circuit will not automatically reset when a 1 output occurs
  - From our guidelines
- 1. Start by identifying sample input and output sequences. Doing this also helps you understand the problem statement.
  - X: 001101000111011010100
  - **Z**: 000010100000100101010



ECE2060

2. Determine an initial state and any condition that causes a reset to that state (if there are any)



- 3. If the output is mostly zero, identify the few states that cause non-zero output and start with those (partial state graph)
- 4. Another way to start is to determine sequences or groups of sequences that must be remembered by the circuit, and set up states for them

| State | Sequence<br>Received |
|-------|----------------------|
|       |                      |
|       |                      |
|       |                      |
|       |                      |
|       |                      |



| $S_0$ $V_0$ $S_1$        |   |
|--------------------------|---|
| $O(0)$ $S_3$ $O/i$ $S_2$ | ı |

| State | Sequence<br>Received |
|-------|----------------------|
| 2°    | Reset                |
| S,    | 1                    |
| Sz    | 11                   |
| 53    | 110                  |

- 5. Can transition arrows go to existing states? Add a new state only when you really have to.
- 6. Once graph is complete, make sure each input combination leaves each state only once.

| State | <b>Sequence Ending In</b> |
|-------|---------------------------|
| 2°    | Reset or O(not 10)        |
| S,    | 1 (not itorioi)           |
| Sz    | 11                        |
| 53    | 10                        |
| Sy    | 101                       |



ECE2060

7. Test graph using input-output combinations found in step (1) 1/0  $S_0$ 0/0  $S_4$  $S_1$ 0/11/0 0/0 1/0  $S_3$  $S_2$ 0/1





ECE2060

# Review of Steps to Complete the Design

- 1. Develop a State Graph (Done)
- 2. Fill in a State Table
- 3. Fill in a Transition Table
- 4. Generate Flip-Flop Next State and Output Maps
- 5. Determine the SOP Expressions for the circuit output(s) and flip-flop input(s)
- 6. Design the logic circuits for the circuit output(s) and flip-flop input(s)



#### ECE2060

### 2. Fill in a State Table

| Present | Next  | State | Present Z |       |
|---------|-------|-------|-----------|-------|
| State   | X = 0 | X = 1 | X = 0     | X = 1 |
| $S_0$   |       |       |           |       |
| $S_1$   |       |       |           |       |
| $S_2$   |       |       |           |       |
| $S_3$   |       |       |           |       |
| $S_4$   |       |       |           |       |





#### ECE2060

### 3. Fill in a Transition Table

Why did I choose these *ABC* codes for the states, instead of the obvious binary values of decimal subscripts?

| Present | Next  | t State Pro |       | sent Z |  |
|---------|-------|-------------|-------|--------|--|
| State   | X = 0 | X = 1       | X = 0 | X = 1  |  |
| $S_0$   | $S_0$ | $S_1$       | 0     | 0      |  |
| $S_1$   | $S_3$ | $S_2$       | 0     | 0      |  |
| $S_2$   | $S_3$ | $S_2$       | 1     | 0      |  |
| $S_3$   | $S_0$ | $S_4$       | 0     | 0      |  |
| $S_4$   | $S_3$ | $S_2$       | 1     | 0      |  |

|            | $A^+B^+C^+$ |       | Pres  | ent Z |
|------------|-------------|-------|-------|-------|
| <i>ABC</i> | X = 0       | X = 1 | X = 0 | X = 1 |
| 100        | 100         | 010   | 0     | 0     |
| 010        | 600         | 001   | 0     | 0     |
| 001        | 000         | 001   | 1     | 0     |
| 000        | 100         | 011   | 0     | 0     |
| 011        | 000         | 001   | 1     | 0     |



### ECE2060

- 4.Generate Flip-Flop Next State and Output Maps
- 5.Determine SOP Expressions for circuit output(s) and flip-flop input(s)

Don't Cares for ABCX = 101x, 110x, 1110x

|                    | $A^+B^+$ $C^+$ |       | Present Z |       |
|--------------------|----------------|-------|-----------|-------|
| <i>AB</i> <b>C</b> | X = 0          | X = 1 | X = 0     | X = 1 |
| 100                | 100            | 010   | 0         | 0     |
| 010                | 0 0 0          | 0 0 1 | 0         | 0     |
| 001                | 000            | 0 0 1 | 1         | 0     |
| 000                | 100            | 011   | 0         | 0     |
| 011                | 0 0 0          | 0 0 1 | 1         | 0     |





Note: All don't cares realized as 0 in next-state maps  $\rightarrow$  extra states  $S_5$ ,  $S_6$ , and  $S_7$  all transition to  $S_3(ABC = 000)$  for X = 0 or X = 1 in full 8-state graph



ECE2060

6. Design the logic circuits for circuit output(s) and flip-flop input(s)





#### ECE2060

## Steps to Analyze a State Machine Circuit

- 1. Study circuits used to generate the Flip-Flop input(s) and circuit output(s). Write out their Boolean expressions (e.g. in SOP form).
- 2. Use the expressions to fill in Flip-Flop Next State and Output Maps
- 3. Use them to fill in a Transition Table
- 4. Fill in a State Table based on the Transition Table
- 5. Draw the State Graph based on the State Table



### ECE2060



|   |             | $A^+B^+C^+$ |       | Present Z |       |
|---|-------------|-------------|-------|-----------|-------|
| A | 1B <b>C</b> | X = 0       | X = 1 | X = 0     | X = 1 |
| 1 | 100         | 100         | 010   | 0         | 0     |
| ( | 010         | 000         | 001   | 0         | 0     |
| ( | 001         | 000         | 001   | 1         | 0     |
| ( | 000         | 100         | 011   | 0         | 0     |
| ( | 011         | 000         | 001   | 1         | 0     |
| 1 | 101         | 000         | 000   | 1         | 0     |
| ] | 110         | 000         | 000   | 0         | 0     |
| ] | 111         | 000         | 000   | 1         | 0     |

Z = CX'



ECE2060

Detector of 4-bit sequences 1010 or 0010

- Sequence Detector Description:
  - Circuit that
    - Examines a serial string of 0's and 1's applied to the *X* input
    - Generates an output Z = 1 when either of two prescribed input sequences occur
  - Input *X* synchronized with clock pulses
  - For this example, the prescribed input sequences are 1010 or 0010
  - For this example, data is known to be in 4-bit words, reset after each word is received
  - From our guidelines
- 1. Start by identifying sample input and output sequences. Doing this also helps you understand the problem statement.

X: 0010 0100 1010 1101

Z: 0001 0000 0001 0000



COLLEGE OF ENGINEERIN

ECE2060

Detector of 4-bit sequences 1010 or 0010

2. Determine an initial state and any condition that causes a reset to that state (if there are any)



*X*: 0010 0100 1010 1011

**Z**: 0001 0000 0001 0000

| 3. | If the output is mostly zero, identify the few   |
|----|--------------------------------------------------|
|    | states that cause non-zero output and start with |
|    | those (partial state graph)                      |

4. Another way to start is to determine sequences or groups of sequences that must be remembered by the circuit, and set up states for them





ECE2060

Detector of 4-bit sequences 1010 or 0010

| $S_0$           | State | Sequence<br>Received |
|-----------------|-------|----------------------|
| $S_2$ $S_1$     | $S_0$ | Reset                |
| $(S_5)$ $(S_3)$ |       |                      |
| $S_6$ $S_4$     |       |                      |

- 5. Can transition arrows go to existing states? Add a new state only when you really have to.
- 6. Once graph is complete, make sure each input combination leaves each state only once. 17



Detector of 4-bit sequences 1010 or 0010

ECE2060

7. Test graph using input-output combinations found in step (1)



X: 0 0 1 0 0 1 0 0 1 0 1 0 1 1

*Z*:

State:  $S_0$ 



ECE2060

# Detector of 4-bit sequences 1010 or 0010

## Fill in a State Table

| Present | Next  | Next State |       | Present Z |  |
|---------|-------|------------|-------|-----------|--|
| State   | X = 0 | X = 1      | X = 0 | X = 1     |  |
| $S_0$   |       |            |       |           |  |
| $S_1$   |       |            |       |           |  |
| $S_2$   |       |            |       |           |  |
| $S_3$   |       |            |       |           |  |
| $S_4$   |       |            |       |           |  |
| $S_5$   |       |            |       |           |  |
| $S_6$   |       |            |       |           |  |





ECE2060

Detector of 4-bit sequences 1010 or 0010

### 3. Fill in a Transition Table

Why did I choose these *ABC* codes for the states, instead of the obvious binary values of decimal subscripts?

|            | $A^+B$ | + <i>C</i> + | Present Z |       |  |
|------------|--------|--------------|-----------|-------|--|
| <i>ABC</i> | X = 0  | X = 1        | X = 0     | X = 1 |  |
| 000        |        |              | 0         | 0     |  |
| 011        |        |              | 0         | 0     |  |
| 101        |        |              | 0         | 0     |  |
| 001        |        |              | 0         | 0     |  |
| 110        |        |              | 1         | 0     |  |
| 100        |        |              | 0         | 0     |  |
| 010        |        |              | 0         | 0     |  |

| Present | Next  | State | Present Z |       |  |
|---------|-------|-------|-----------|-------|--|
| State   | X = 0 | X = 1 | X = 0     | X = 1 |  |
| $S_0$   | $S_1$ | $S_2$ | 0         | 0     |  |
| $S_1$   | $S_3$ | $S_5$ | 0         | 0     |  |
| $S_2$   | $S_3$ | $S_5$ | 0         | 0     |  |
| $S_3$   | $S_6$ | $S_4$ | 0         | 0     |  |
| $S_4$   | $S_0$ | $S_0$ | 1         | 0     |  |
| $S_5$   | $S_6$ | $S_6$ | 0         | 0     |  |
| $S_6$   | $S_0$ | $S_0$ | 0         | 0     |  |



### ECE2060

## Detector of 4-bit sequences 1010 or 0010

- 4.Generate Flip-Flop Next State and Output Maps
- 5.Determine SOP Expressions for circuit output(s) and flip-flop input(s)

Don't Cares for  $ABCX = 111 \times$ 

| $\setminus AR$ |    |    |    |    | $\searrow AB$ |    |    |    |    |
|----------------|----|----|----|----|---------------|----|----|----|----|
| CX             | 00 | 01 | 11 | 10 | CX            | 00 | 01 | 11 | 10 |
| 00             |    |    |    |    | 00            |    |    |    |    |
| 01             |    |    |    |    | 01            |    |    |    |    |
| 11             |    |    |    |    | 11            |    |    |    |    |
| 10             |    |    |    |    | 10            |    |    |    |    |
| · + ˈ          |    |    |    |    | Ĺ             |    |    |    |    |

|                    | $A^+B$ | r+ <b>C</b> + | Present Z |       |  |  |
|--------------------|--------|---------------|-----------|-------|--|--|
| <i>AB</i> <b>C</b> | X = 0  | X = 1         | X = 0     | X = 1 |  |  |
| 000                | 0 1 1  | 101           | 0         | 0     |  |  |
| 011                | 0 0 1  | 100           | 0         | 0     |  |  |
| 101                | 001    | 100           | 0         | 0     |  |  |
| 001                | 010    | 110           | 0         | 0     |  |  |
| 110                | 000    | 000           | 1         | 0     |  |  |
| 100                | 010    | 010           | 0         | 0     |  |  |
| 010                | 000    | 000           | 0         | 0     |  |  |
| AB                 |        |               |           |       |  |  |





$$B^+ =$$

$$C^+ =$$